# Fabrication of n-i-p diode using hot wire chemical vapor deposition technique

ABUL HOSSION<sup>a,\*</sup>, SANCHIT KHATAVKAR<sup>b,\*</sup>, BRIJ MOHAN ARORA<sup>c,\*</sup>

<sup>a</sup>. Department of Physics, BSMR Maritime University, Dhaka 1216, Bangladesh <sup>b</sup>Department of Energy and Power Electronics, Vellore Institute of Technology, Vellore - 632014, Tamil Nadu, India <sup>c</sup>Department of Physics, University of Mumbai, Mumbai 400098, India

The hetero junction with intrinsic thin layer technique shows promising advancement in the development of optoelectronics devices. In this article, we have described the fabrication and characterization of n-i-p structure hetero junction with intrinsic silicon thin layer diode on glass substrate using hot wire chemical vapour deposition technique. We have grown the device structure starting from bottom i) n-type microcrystalline silicon layer on fluorine doped tin oxide coated glass at 350°C substrate temperature, ii) intrinsic polycrystalline silicon layer at 600°C substrate temperature, iii) hydrogenated amorphous intrinsic silicon layer (a-Si:H) at 200°C substrate temperature and iv) p type amorphous silicon layer at 200°C substrate temperature on the top. FTO and aluminium were used as back and top contacts respectively. From dark current-voltage and capacitance-voltage measurement, we observed that the device had diode-like characteristics. However, further optimization of the device is needed for successful application in sensors, detectors and photovoltaic applications.

(Received April 6, 2020; accepted April 8, 2021)

Keywords: Nip diode, HIT, Photo sensor, Pn junction, HWCVD

### 1. Introduction

The growth of thin silicon film on glass for optoelectronics devices can become an economic solution in decreasing the dependency on silicon wafer. There has been interest in fabricating silicon structures on noncrystalline substrates such as glass. This was considered particularly important before the advent of modern crystalline silicon based technology became economical. Glass substrate requires low temperature (~400°C) procedure which is not offered by available fabrication procedures except hot wire chemical vapour deposition (HWCVD) technique [1] and plasma enhanced chemical vapour deposition technique (PECVD) [2], [3]. PECVD based deposition of silicon is widely used. Though HWCVD technique is regarded as high filament temperature (1600°C~2000°C) process but the substrate can be kept at low temperature (200°C). This feature makes HWCVD compatible with PECVD in thin film optoelectronics device such as image sensor and solar cell fabrication [4]. In the recent years (2009-2017), HWCVD grown devices have shown excellent alternative route to enhance the performance of optoelectronics devices. Low substrate temperature (~200°C) [5], thin layer (~10nm) [6], high deposition rate (~7.3nm/s) [7] and low cost solar cell (0.08euro/Wp) [8] are the key parameters in enhancement of the device performance. These optoelectronics devices have various structures but the generalised form is a p-n junction diode with metal contacts. Another version of the diode for photonic application is n-i-p structure [9]. This unique structure has

proven its worthiness in the field of photo sensors [10], temperature sensors [11], biomedical sensors [12], antenna applications [13], solar cell [14] and so on. This structure is being utilized in the field of second generation solar cells with hetero junction intrinsic thin layer (HIT) with an efficiency of 23% [15], [16], where the highest is 26.7% by Kaneka corporation Japan, as given in the solar cell efficiency table-56 [17] and best research solar cell graph prepared by National Renewable Energy Laboratory (NREL). In the HIT structure, thin hydrogenated intrinsic amorphous silicon layer act as good surface passivators of crystalline silicon [18] which plays an important role in increasing the open circuit voltage [19].

In this article, we have discussed the process of fabricating HWCVD process based thin film device structure including bottom, i) n-type microcrystalline silicon layer on fluorine doped tin oxide (FTO) coated glass, ii) polycrystalline intrinsic silicon layer, iii) hydrogenated amorphous intrinsic silicon layer (a-Si:H), iv) p type a-Si:H layer and v) aluminium dot as the top contact. The dark current-voltage (I-V) and capacitance-voltage (C-V) characteristics were measured.

# 2. Experimental

The device fabrication initiated with the deposition of n-type phosphorous doped microcrystalline silicon thin film of 150 nm on FTO coated glass (1.5cm×2.5cm) at 350°C substrate temperature in a HWCVD system using silane and phosphine [5]. The sample was then transferred to another three-chamber HWCVD for growing the

intrinsic and p-type layer of the structure [20]. Thin 20 nm nucleation layer was grown at 400°C substrate temperature with filament temperature 1900°C along a gas ratio of  $SiH_4:H_2 = 1:20$  for 100 sec. In order to grow thick silicon film, a mixture of SiH<sub>4</sub> and H<sub>2</sub> were used as process gas with a ratio of SiH<sub>4</sub>:H<sub>2</sub>=5:15 for 20 min [21], [22]. A thin 5 nm layer of amorphous intrinsic poly silicon film was grown at this 200°C for 15 sec using a gas ratio of SiH<sub>4</sub>:H<sub>2</sub>=1:20. This layer acts as a passivating interface layer between the polycrystalline silicon and amorphous silicon emitter. The thickness of the layers are estimated from the cross section transmission electron microscopy [23]. Amorphous p-type silicon film was grown on top of amorphous intrinsic thin silicon layer. Amorphous boron doped p-type 10 nm thin silicon layer was grown at 200°C substrate temperature with filament temperature 1900°C

for 50 sec [24]. Thermal evaporator and chemical etching was used to make front and back contact respectively. Stainless steel mask with 1mm diameter hole separated by 3 mm was used to deposit 100nm aluminium in a thermal evaporator for 18 top contacts. To reach the back contact, deposited silicon was removed from near the edge. 30 ml of Tetra methyl ammonium hydroxide (TMAH) was heated at 90°C for 15 minutes in a petri dish. Using a suitable clamp, the sample was dipped 2 mm into the solution for 2 minutes to etch one micron of silicon film form the edge.

A schematic of the n-i-p structure fabricated in this work is shown in Figs. 1 and 2. Table 1 shows detail of the growth parameters used for fabricating the structure.

 Table 1. Growth parameter of n-i-p hetero junction diode fabrication process using HWCVD on FTO coated glass substrate

 (Sample 99\_n-i-p\_dev, 100\_n-i-p\_dev)

| Step | Process              | Substrate<br>heater | Filament<br>temp. | Gas flow ratio                         | Duration | Thickness   | Growth<br>Rate |
|------|----------------------|---------------------|-------------------|----------------------------------------|----------|-------------|----------------|
|      | pressure             | temp.               | °C                | seem                                   |          |             | A°/Sec         |
|      | mbar                 | °C                  |                   |                                        |          |             |                |
| 1    | 6.6×10 <sup>-2</sup> | 350                 | 1650              | SiH4:PH3:H2=2:1:50                     | 32 min   | 180         | 1              |
| 2    | 6.7×10 <sup>-2</sup> | 400                 | 1896              | SiH4:H2=1:20                           | 100 sec  | 20          | 2              |
| 3    | 7.3×10 <sup>-2</sup> | 700                 | 1886              | SiH4:H2=1.5:20                         | 100 sec  |             |                |
| 4    | 6.4×10 <sup>-2</sup> | 700                 | 1906              | SiH4:H2=2:18                           | 100 sec  | 214         | 7              |
| 5    | 6.7×10 <sup>-2</sup> | 700                 | 1908              | SiH4:H2=3:17                           | 100 sec  |             |                |
| 6    | 7.1×10 <sup>-2</sup> | 700                 | 1906              | SiH <sub>4</sub> :H <sub>2</sub> =5:15 | 20 min   | 805         | 7              |
| 7    | 5.5×10 <sup>-2</sup> | 600                 | 1898              | H <sub>2</sub> =20                     | 30 min   | Passivation |                |
| 8    | 5.6×10 <sup>-2</sup> | 600 to              | 1892              | $H_2 = 20$                             | 50 min   | Cooling     |                |
|      |                      | 200                 |                   |                                        |          |             |                |
| 9    | 6.7×10 <sup>-2</sup> | 200                 | 1886              | SiH4:H2=1:20                           | 15 sec   | 5           | 2              |
| 10   | 1.2×10 <sup>-2</sup> | 200                 | 1868              | SiH4:B2H6:H2=1:2.2:20                  | 50 sec   | 10          | 2              |

### 3. Result and discussion

We have deposited the n-type silicon on FTO coated glass as collector. The intrinsic polycrystalline silicon layer is used as the base absorber. Absorption of high energy photon and resulting electron hole pair generation occurs in the absorber layer. The intrinsic thin layer acts as a passivation layer in a hetero junction to reduce the defect density at the interface with the absorber layer (which reduces the interface recombination) while admitting a maximum amount of light to the absorber layer.



Fig. 1. 2D block diagram of HIT structured n-i-p diode

Well passivated absorber layer also prevents recombination of charge carrier before reaching the contacts, improving the device performance [25].



Fig. 2. Schematic of n-i-p diode on FTO coated glass (color online)

## 3.1. Current-voltage characteristics

The dark I-V curves for two devices are shown in Figs. 3 and 4. Both the devices shows diode behaviour [26]. The contacts were made between one dot from the top and the back FTO. The rectification ratio from the current flow for applied voltage of 0.8 V in the forward bias direction and -0.8 V in the reverse bias direction is about 15 for 99\_Dev\_10 shown in Fig. 3 and 25 for 100\_Dev\_C3 shown in Fig. 4 [27]. From the dark forward bias I-V characteristics, the series resistance is, as estimated using Norde's method [28] from applied forward voltage between 0.8 V to 1V about  $8 \times 10^4 \Omega$  for sample 99\_Dev and  $1.5 \times 10^4 \Omega$  for 100\_Dev [29], [30].



Fig. 3. Dark and lighted current-voltage (I-V) curve of 99\_Dev n-i-p diode with circular top contact (color online)



Fig. 4. Dark and lighted current-voltage (I-V) curve of 100\_n-i-p diode with circular top contact (color online)

It is clear that the dark current is not dominated by injection of charge carriers across the junction, but by a resistive region. It is possible that the resistive region has lot of defects so that the injected minority carriers are able to modify the conduction to only a small extent. The effect of shining a white light (~50mW/cm<sup>2</sup>) is seen as only a small enhancement of current above the dark current similar as a photoconductor. Possibilities for the absence of photo voltage are, i) doping in the n+ and p+ regions is not sufficiently high to deplete the absorber layer completely and ii) the region near the junction between the intrinsic silicon layer and a-Si:H / p-type a-Si:H layer is of poor quality. This region, which is supposed to separate the photo-generated excess electrons and holes to develop the photo voltage, instead it allows recombination of carriers such that no separation of electrons and holes occurs. The small enhancement of current under light is likely due to reduction in the resistance of the intrinsic silicon film. To understand this aspect better, Capacitance-Voltage (C-V) measurements were carried out on the devices, as described in the next section.

## 3.2. Capacitance-voltage characteristics

We have measured capacitance for various bias voltage using Agilent 4284A precision inductance, capacitance, resistance (LRC) meter. The capacitance is measured by superimposing a small ac voltage of frequency 555 Hz on the dc bias voltage. Results of these measurement are plotted as C-V graph and  $1/C^2$  –V graph as shown in figure 5. The estimated depletion width at 0 bias is about 850 nm with 1mm diameter top contacts on sample 99\_dev as given in Table 2 [31]. The depletion width is comparable to the thickness of the grown film.



Fig. 5. Capacitance-voltage (C-V) curve of 99\_Dev\_9 n-i-p diode with circular top contact (color online)

Ideally, it would require n+ and p+ layers are to be sufficiently doped to fully deplete the thickness of the undoped i-layer at zero bias and even at some forward bias. This would ensure that the intrinsic layer is having electric field to separate the photo generated carriers. As such, the diffusion length of excess carriers in the intrinsic layer is expected to be negligible so that separation of charge carriers will depend entirely on the electric field, which requires full depletion of the intrinsic region. Since photoconductivity was seen, it is anticipated that an increase in the doping concentration of n+ and p+ regions, and adjusting the thickness of the intrinsic layer so that it is fully depleted at zero bias and even at some forward bias, the device may exhibit photo-voltage. The  $1/C^2 - V$ curve is not a straight line. It is not expected to be linear since there will be deep level traps which change their filling with application of bias. The resulting charge concentration in the depletion region will not be constant as required for straight line behaviour. Therefore, the concentration values shown Table-2 are only suggestive of the concentration in the intrinsic region.

Table 2. Estimation of depletion width and majority carrier concentration from capacitance measurement for n-i-p diode

| Sample<br>name | Capacitance<br>at zero bias<br>(F) | Device<br>area<br>(cm <sup>2</sup> ) | Depletion<br>width<br>(nm) | Slope of<br>1/C <sup>2</sup> –V curve<br>(F <sup>-2</sup> -V <sup>-1</sup> ) | Majority carrier<br>concentration<br>(atom-cm <sup>-3</sup> ) |
|----------------|------------------------------------|--------------------------------------|----------------------------|------------------------------------------------------------------------------|---------------------------------------------------------------|
| 99_Dev_9       | 4.35×10 <sup>-10</sup>             | 0.09                                 | 850                        | $2.3 \times 10^{19}$                                                         | 2×10 <sup>13</sup>                                            |

# 4. Conclusion

We have described the fabrication of n-i-p structured hetero-junction device synthesized by HWCVD on glass substrate. The dark I-V of the single top contact showed diode characteristics and with white light, small photoconductivity was observed. Photovoltage was not observed because of insufficient depletion of the undoped absorber layer. Analysis shows that improvement in the doping of n+ and p+ regions is necessary. For optoelectronic application, further optimization of the proposed composite structure including the quality of the film and interfaces would be necessary. This could involve depositing all the layers in a single HWCVD system.

## Acknowledgements

The authors thank Prof. R.O. Dusane for allowing us to use Hotwire CVD tool for fabrication of n-type silicon film. The authors thank Anjum Ahmed, Raorane and Poonam Katkar for their active participation during HWCVD growth, Thankamani Nair for substrate and mask plate cleaning, Punam Murkute and Nikhilendu Tiwary for TMAH etching. The authors are grateful to center of excellence in nanofabrication (CEN) of Indian Institute of Technology Bombay, Mumbai, for the research facility.

### References

- [1] J. K. Rath, M. de Jong, R. E. I. Schropp, Thin Solid Films 516(5), 751 (2008).
- [2] S. Peng, D. Wang, F. Yang, Z. Wang, F. Ma, Journal of Nanomaterials 2015, 327596 (2015).
- [3] A. M. Nardes, A. M. de Andrade, F. J. Fonseca, E. A. T. Dirani, R. Muccillo, E. N. S. Muccillo, Journal of Materials Science: Materials in Electronics 14(5), 407 (2003).
- [4] M. Justianto, T. Harig, M. Höfer, V. Sittinger, AIP Conference Proceedings 2147, 050006 (2019).
- [5] S. K. Soni, A. Phatak, R. O. Dusane, Solar Energy Materials and Solar Cells 94(9), 1512 (2010).

- [6] M. Agarwal, A. Pawar, N. Wadibhasme, R. Dusane, Solar Energy 144, 417 (2017).
- [7] R. E. I. Schropp, C. H. M. van der Werf, V. Verlaan, J. K. Rath, H. Li, Thin Solid Films **517**(10), 3039 (2009).
- [8] R. E. I. Schropp, Thin Solid Films 595, 272 (2015).
- [9] S.C. Bera, Microwave Active Devices and Circuits for Communication, Springer Singapore, Singapore, 691(2019).
- [10] Y. Vygranenko, J. H. Chang, A. Nathan, IEEE J. Quantum Electronics, 41, 697 (2005).
- [11] G. De Cesare, A. Nascetti, D. Caputo, Sensors 15(6), 12260 (2015).
- [12] V. Gradišnik, D. Gumbarević, Advance in Photodetectors - Research and Applications, Intechopen, London, 324 (2018).
- [13] S. Chaimool, T. Hongnara, C. Rakluea,
   P. Akkaraekthalin, Y. Zhao, International Journal of Antennas and Propagation 2019, 7216324 (2019).
- [14] S. Klein, T. Repmann, T. Brammer, Solar Energy 77, 893 (2004).
- [15] M. Taguchi, A. Yano, S. Tohoda, K. Matsuyama, Y. Nakamura, T. Nishiwaki, K. Fujita, E. Maruyama, IEEE Journal of Photovoltaics 4, 96 (2014).
- [16] T. Mishima, M. Taguchi, H. Sakata, E. Maruyama, Solar Energy Materials and Solar Cells 95(1), 18 (2011).
- [17] M. A. Green, E. D. Dunlop, J. Hohl-Ebinger, M. Yoshita, N. Kopidakis, A. W. Y. Ho-Baillie, Progress in Photovoltaics: Research and Applications 28, 3 (2020).
- [18] N. Jensen, U. Rau, R. M. Hausner, S. Uppal, L. Oberbeck, R. B. Bergmann, J. H. Werner, Journal of Applied Physics 87, 2639 (2000).
- [19] M. R. Page, E. Iwaniczko, Y.-Q. Xu, L. Roybal, F. Hasoon, Q. Wang, R. S. Crandall, Thin Solid Films **519**(14), 4527 (2011).
- [20] N. S. Kale, S. Nag, R. Pinto, V. R. Rao, Journal of Microelectromechanical Systems 18(1), 79 (2009).
- [21] G. Kaur, M. A. Hossion, Kulasekaran, B. M. Arora, in 2014 IEEE 40th Photovoltaic Specialist Conference, Denver, Colorado, 1326 (2014).

- [22] M. A. Hossion, B. M. Arora, in 2014 IEEE 40th Photovoltaic Specialist Conference, Denver, Colorado, 1292 (2014).
- [23] A. Hossion, B. M. Arora, J. Thin Film Sci. Technol., 9(1), 37–40(2020).
- [24] A. Hossion, B. M. Arora, Crystals 10(4), 237 (2020).
- [25] N. Jensen, R. M. Hausner, R. B. Bergmann, J. H. Werner, U. Rau, Prog. in Photovoltaics: Research and Applications 10, 1 (2002).
- [26] S. M. Sze, Physics of Semiconductor Devices Physics and Technology, John Wiley & Sons, 3<sup>rd</sup> ed., 328 (2012).

- [27] S. Antohe, J. Optoelectron. Adv. M. 2, 498 (2000).
- [28] H. Norde, Journal of Applied Physics **50**, 5052 (1979).
- [29] A. Ortiz-Conde, F. J. García-Sánchez, J. Muci, A. Sucre-González, Facta Universitatis - Series: Electronics and Energetics 27(1), 57 (2014).
- [30] S. Antohe, L. Ion, N. Tomozeiu, T. Stoica, E. Barna, Solar Energy Materials and Solar Cells 62, 207 (2000).
- [31] J. Hilibrand, R. D. Gold, RCA Rev. 21, 245 (1960).

\*Corresponding authors: abulhossion.phy@bsmrmu.edu.bd; sanchit.khatavkar@vit.ac.in; India. bmarora@physics.mu.ac.in